

# LME49710 High Performance, High Fidelity Audio Operational Amplifier

Check for Samples: LME49710

#### **FEATURES**

- Easily drives 600Ω loads
- Optimized for superior audio signal fidelity
- **Output short circuit protection**
- PSRR and CMRR exceed 120dB (typ)
- SOIC, DIP, TO-99 metal can packages

#### **APPLICATIONS**

- Ultra high quality audio amplification
- High fidelity preamplifiers
- High fidelity multimedia
- State of the art phono pre amps
- High performance professional audio
- High fidelity equalization and crossover networks
- High performance line drivers
- High performance line receivers
- High fidelity active filters

#### DESCRIPTION

The LME49710 is part of the ultra-low distortion, low noise, high slew rate operational amplifier series optimized and fully specified for high performance, high fidelity applications. Combining advanced leading-edge process technology with state-of-the-art circuit design, the LME49710 audio operational amplifiers deliver superior audio signal amplification for outstanding audio performance. The LME49710 combines extremely low voltage noise density (2.5nV/Hz) with vanishingly low THD+N (0.00003%) to easily satisfy the most demanding audio applications. To ensure that the most challenging loads are driven without compromise, the LME49710 has a high slew rate of ±20V/µs and an output current capability of ±26mA. Further, dynamic range is maximized by an output stage that drives 2kΩ loads to within 1V of either power supply voltage and to within 1.4V when driving  $600\Omega$  loads.

The LME49710's outstanding CMRR(120dB), PSRR(120dB), and V<sub>OS</sub> (0.05mV) give the amplifier excellent operational amplifier DC performance.

The LME49710 has a wide supply range of ±2.5V to ±17V. Over this supply range the LME49710's input circuitry maintains excellent common-mode and power supply rejection, as well as maintaining its low input bias current. The LME49710 is unity gain stable. The Audio Operational Amplifier achieves outstanding AC performance while driving complex loads with values as high as 100pF.

The LME49710 is available in 8-lead narrow body SOIC, 8-lead plastic DIP, and 8-lead metal can TO-99. Demonstration boards are available for each package.

Table 1. Key Specifications

|                                                                | VALUE          | UNIT         |
|----------------------------------------------------------------|----------------|--------------|
| ■ Power Supply Voltage Range                                   | ±2.5 to ±17    | V            |
| ■ THD+N ( $A_V = 1$ , $V_{OUT} = 3V_{RMS}$ , $f_{IN} = 1kHz$ ) |                |              |
| $R_L = 2k\Omega$                                               | 0.00003% (typ) |              |
| $R_L = 600\Omega$                                              | 0.00003% (typ) |              |
| ■ Input Noise Density                                          | 2.5            | nV/√Hz (typ) |
| ■ Slew Rate                                                    | ±20)           | V/µs (typ    |
| ■ Gain Bandwidth Product                                       | 55             | MHz (typ)    |
| ■ Open Loop Gain (R <sub>L</sub> = 600Ω)                       | 140            | dB (typ)     |
| ■ Input Bias Current                                           | 7              | nA (typ)     |
| ■ Input Offset Voltage                                         | 0.05           | mV (typ)     |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



#### Table 1. Key Specifications (continued)

■ DC Gain Linearity Error 0.000009%

#### **Typical Application**



Figure 1. Passively Equalized RIAA Phono Preamplifier

#### **Connection Diagram**



Figure 2. Diagram



Figure 3. Metal Can



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# Absolute Maximum Ratings (1) (2)

| Power Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 36V                            |
|--------------------------------------------------------------------------|--------------------------------|
| Storage Temperature                                                      | −65°C to 150°C                 |
| Input Voltage                                                            | (V-) - 0.7V to (V+) + 0.7V     |
| Output Short Circuit <sup>(3)</sup>                                      | Continuous                     |
| Power Dissipation                                                        | Internally Limited             |
| ESD Susceptibility <sup>(4)</sup>                                        | 2000V                          |
| ESD Susceptibility <sup>(5)</sup>                                        | 200V                           |
| Junction Temperature                                                     | 150°C                          |
| Thermal Resistance                                                       |                                |
| θ <sub>JA</sub> (SO)                                                     | 145°C/W                        |
| $\theta_{JA}$ (NA)                                                       | 102°C/W                        |
| θ <sub>JA</sub> (HA)                                                     | 150°C/W                        |
| θ <sub>JC</sub> (HA)                                                     | 35°C/W                         |
| Temperature Range                                                        |                                |
| $T_{MIN} \le T_A \le T_{MAX}$                                            | -40°C ≤ T <sub>A</sub> ≤ 85°C  |
| Supply Voltage Range                                                     | ±2.5V ≤ V <sub>S</sub> ≤ ± 17V |

- Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
- Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Amplifier output connected to GND, any number of amplifiers within a package.
- Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- Machine Model ESD test is covered by specification EIAJ IC-121-1981. A 200pF cap is charged to the specified voltage and then discharged directly into the IC with no external series resistor (resistance of discharge path must be under 50Ω).



#### **Electrical Characteristics**

(1)(2)

The following specifications apply for  $V_S = \pm 15 V$ ,  $R_L = 2 k \Omega$ ,  $f_{IN} = 1 k Hz$ , and  $T_A = 25 ^{\circ} C$ , unless otherwise specified.

|                                |                                                               |                                                                                              | LME                |                          |                                    |
|--------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------|--------------------------|------------------------------------|
| Symbol                         | Parameter                                                     | Conditions                                                                                   | Typical            | Units                    |                                    |
| •                              |                                                               |                                                                                              | (3)                | (4) (5)                  | (Limits)                           |
| THD+N                          | Total Harmonic Distortion + Noise                             | $A_V = 1, V_{OUT} = 3V_{RMS}$ $R_L = 2k\Omega$ $R_L = 600\Omega$                             | 0.00003<br>0.00003 | 0.00009                  | % (max)<br>% (max)                 |
| IMD                            | Intermodulation Distortion                                    | $A_V = 1$ , $V_{OUT} = 3V_{RMS}$<br>Two-tone, 60Hz & 7kHz 4:1                                | 0.00005            |                          | % (max)                            |
| GBWP                           | Gain Bandwidth Product                                        |                                                                                              | 55                 | 45                       | MHz (min)                          |
| SR                             | Slew Rate                                                     |                                                                                              | ±20                | ±15                      | V/µs (min)                         |
| FPBW                           | Full Power Bandwidth                                          | V <sub>OUT</sub> = 1V <sub>P-P</sub> , -3dB<br>referenced to output magnitude<br>at f = 1kHz | 10                 |                          | MHz                                |
| t <sub>s</sub>                 | Settling time                                                 | A <sub>V</sub> = 1, 10V step, C <sub>L</sub> = 100pF 0.1% error range                        | 1.2                |                          | μs                                 |
|                                | Equivalent Input Noise Voltage                                | f <sub>BW</sub> = 20Hz to 20kHz                                                              | 0.34               | 0.65                     | $\mu V_{RMS}$                      |
| Equivalent Input Noise Density |                                                               | f = 1kHz<br>f = 10Hz                                                                         | 2.5<br>6.4         | 4.7                      | nV <b>/</b> √Hz<br>nV <b>/</b> √Hz |
| i <sub>n</sub>                 | Current Noise Density                                         | f = 1kHz<br>f = 10Hz                                                                         | 1.6<br>3.1         |                          | pA <b>/</b> √Hz<br>pA <b>/</b> √Hz |
| V <sub>OS</sub>                | Offset Voltage                                                |                                                                                              | ±0.05              | ±0.7                     | mV (max)                           |
| ΔV <sub>OS</sub> /ΔTemp        | Average Input Offset Voltage Drift vs<br>Temperature          | 40°C ≤ T <sub>A</sub> ≤ 85°C                                                                 | 0.2                |                          | μV/°C                              |
| PSRR                           | Average Input Offset Voltage Shift vs<br>Power Supply Voltage | $\Delta V_{S} = 20V^{(6)}$                                                                   | 125                | 110                      | dB (min)                           |
| I <sub>B</sub>                 | Input Bias Current                                            | V <sub>CM</sub> = 0V                                                                         | 7                  | 72                       | nA (max)                           |
| ΔI <sub>OS</sub> /ΔTemp        | Input Bias Current Drift vs<br>Temperature                    | -40°C ≤ T <sub>A</sub> ≤ 85°C                                                                |                    |                          | nA/°C                              |
| Ios                            | Input Offset Current                                          | V <sub>CM</sub> = 0V                                                                         | 5                  | 65                       | nA (max)                           |
| V <sub>IN-CM</sub>             | Common-Mode Input Voltage Range                               |                                                                                              | +14.1<br>-13.9     | (V+) - 2.0<br>(V-) + 2.0 | V (min)<br>V (min)                 |
| CMRR                           | Common-Mode Rejection                                         | -10V <v<sub>CM&lt;10V</v<sub>                                                                | 120                | 110                      | dB (min)                           |
| 7                              | Differential Input Impedance                                  |                                                                                              | 30                 |                          | kΩ                                 |
| $Z_{IN}$                       | Common Mode Input Impedance                                   | -10V <v<sub>CM&lt;10V</v<sub>                                                                | 1000               |                          | МΩ                                 |
|                                |                                                               | $-10V < V_{OUT} < 10V, R_L = 600\Omega$                                                      | 140                |                          | dB                                 |
| A <sub>VOL</sub>               | Open Loop Voltage Gain                                        | $-10V < V_{OUT} < 10V, R_L = 2k\Omega$                                                       | 140                | 125                      | dB                                 |
|                                |                                                               | $-10V < V_{OUT} < 10V, R_L = 10k\Omega$                                                      | 140                |                          | dB                                 |
|                                |                                                               | $R_L = 600\Omega$                                                                            | ±13.6              | ±12.5                    | V                                  |
| $V_{\text{OUTMAX}}$            | Maximum Output Voltage Swing                                  | $R_L = 2k\Omega$                                                                             | ±14.0              |                          | V                                  |
|                                |                                                               | $R_L = 10k\Omega$                                                                            | ±14.1              |                          | V                                  |
| I <sub>OUT</sub>               | Output Current                                                | $R_L = 600\Omega, V_S = \pm 17V$                                                             | ±26                | ±23                      | mA (min)                           |
| I <sub>OUT-CC</sub>            | Short Circuit Current                                         |                                                                                              | +53<br>-42         |                          | mA<br>mA                           |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.

Submit Documentation Feedback

Copyright © 2006–2007, Texas Instruments Incorporated

<sup>(2)</sup> Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

<sup>(3)</sup> Typical specifications are specified at +25°C and represent the most likely parametric norm.

<sup>(4)</sup> Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

<sup>(5)</sup> Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

<sup>(6)</sup> PSRR is measured as follows: V<sub>OS</sub> is measured at two supply voltages, ±5V and ±15V. PSRR = |20log(ΔV<sub>OS</sub>/ΔV<sub>S</sub>)|.



# **Electrical Characteristics (continued)**

(1) (2)

The following specifications apply for  $V_S = \pm 15 V$ ,  $R_L = 2 k \Omega$ ,  $f_{IN} = 1 k Hz$ , and  $T_A = 25 ^{\circ} C$ , unless otherwise specified.

|                   |                                 |                                                     | LME4       |         |                   |  |
|-------------------|---------------------------------|-----------------------------------------------------|------------|---------|-------------------|--|
| Symbol            | Parameter                       | Conditions                                          | Typical    | Limit   | Units<br>(Limits) |  |
|                   |                                 |                                                     | (3)        | (4) (5) | (=====,           |  |
| R <sub>OUT</sub>  | Output Impedance                | f <sub>IN</sub> = 10kHz<br>Closed-Loop<br>Open-Loop | 0.01<br>13 |         | ΩΩ                |  |
| C <sub>LOAD</sub> | Capacitive Load Drive Overshoot | 100pF                                               | 16         |         | %                 |  |
| Is                | Quiescent Current               | I <sub>OUT</sub> = 0mA                              | 4.8        | 5.5     | mA (max)          |  |



#### **Typical Performance Characteristics**































THD+N



FREQUENCY (Hz)

THD+N







THD+N



Submit Documentation Feedback

Copyright © 2006–2007, Texas Instruments Incorporated





























Submit Documentation Feedback





# vsFrequency $V_{CC} = 2.5V$ , $V_{EE} = -2.5V$ , $R_L = 2kΩ$ , $V_{RIPPLE} = 200mVpp$



FREQUENCY (Hz)







Frequency  $V_{CC} = 2.5V$ ,  $V_{EE} = -2.5V$ ,

vs



PSRR-

















Submit Documentation Feedback



































FREQUENCY (Hz)









**INSTRUMENTS** 

#### **Typical Performance Characteristics (continued)**



**CMRR** 









**CMRR** 





10k

100k



#### **Typical Performance Characteristics (continued)**







SUPPLY VOLTAGE (V)





**CMRR** 









#### **Small-Signal Transient Response** $A_V = -1$ , $C_1 = 100pF$









#### **Application Hints**

The LME49710 is a high speed op amp with excellent phase margin and stability. Capacitive loads up to 100pF will cause little change in the phase characteristics of the amplifiers and are therefore allowable.

Capacitive loads greater than 100pF must be isolated from the output. The most straight forward way to do this is to put a resistor in series with the output. This resistor will also prevent excess power dissipation if the output is accidentally shorted.

Submit Documentation Feedback



#### **Noise Measurement Circuit**



Complete shielding is required to prevent induced pick up from external sources. Always check with oscilloscope for power line noise.

Figure 4. Total Gain: 115 dB at f = 1 kHz Input Referred Noise Voltage:  $e_n = V_0/560,000$  (V)



# RIAA Preamp Voltage Gain RIAA Deviation



# Flat Amp Voltage Gain vs Frequency VO = 0dB, Av = 80.0dB, f = 1kHz

FREQUENCY (Hz)

# **Typical Applications**



 $A_V = 34.5$  F = 1 kHz  $E_n = 0.38 \text{ }\mu\text{V}$  A Weighted

Figure 5. NAB Preamp



Figure 6. NAB Preamp Voltage Gain vs Frequency  $V_{IN} = 10mV$ , 34.5dB, f = 1kHz





 $V_O = V1-V2$ 

Figure 7. Balanced to Single Ended Converter



 $V_0 = V1 + V2 - V3 - V4$ 

Figure 8. Adder/Subtracter



 $f_0 = \frac{1}{2\pi RC}$ 

Figure 9. Sine Wave Oscillator



if C1 = C2 = C  $R1 = \frac{\sqrt{2}}{2\omega_0C}$   $R2 = 2 \bullet R1$  Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 10. Second Order High Pass Filter (Butterworth)





if 
$$R1 = R2 = R$$

$$C1 = \frac{\sqrt{2}}{\omega_0 R}$$

$$C2 = \frac{C1}{3}$$

Illustration is  $f_0 = 1 \text{ kHz}$ 

Figure 11. Second Order Low Pass Filter (Butterworth)



$$f_0 = \frac{1}{2\pi C1R1}, Q = \frac{1}{2}\left(1 + \frac{R2}{R0} + \frac{R2}{RG}\right), A_{BP} = QA_{LP} = QA_{LH} = \frac{R2}{RG}$$

Figure 12. State Variable Filter



Figure 13. Line Driver

Submit Documentation Feedback





$$\begin{split} f_L &= \frac{1}{2\pi R2C1}, f_{LB} = \frac{1}{2\pi R1C1} \\ f_H &= \frac{1}{2\pi R5C2}, f_{HB} = \frac{1}{2\pi (R1 + R5 + 2R3)C2} \end{split}$$



Figure 14. Tone Control



 $\begin{array}{l} A_v = 35 \text{ dB} \\ E_n = 0.33 \text{ } \mu\text{V} \\ \text{S/N} = 90 \text{ dB} \\ \text{f} = 1 \text{ kHz} \\ \text{A Weighted}, \\ \text{A Weighted}, \\ \text{V}_{\text{IN}} = 10 \text{ mV} \\ \text{@f} = 1 \text{ kHz} \end{array}$ 

Figure 15. RIAA Preamp





If R2 = R5, R3 = R6, R4 = R7  

$$V0 = \left(1 + \frac{2R2}{R1}\right) \frac{R4}{R3} (V2 - V1)$$
Illustration is:  

$$V0 = 101(V2 - V1)$$

Figure 16. Balanced Input Mic Amp

#### **Application Information**

#### **DISTORTION MEASUREMENTS**

The vanishingly low residual distortion produced by LME49710 is below the capabilities of all commercially available equipment. This makes distortion measurements just slightly more difficult than simply connecting a distortion meter to the amplifier's inputs and outputs. The solution, however, is quite simple: an additional resistor. Adding this resistor extends the resolution of the distortion measurement equipment.

The LME49710's low residual distortion is an input referred internal error. As shown in Figure 17, adding the  $10\Omega$  resistor connected between the amplifier's inverting and non-inverting inputs changes the amplifier's noise gain. The result is that the error signal (distortion) is amplified by a factor of 101. Although the amplifier's closed-loop gain is unaltered, the feedback available to correct distortion errors is reduced by 101, which means that measurement resolution increases by 101. To ensure minimum effects on distortion measurements, keep the value of R1 low as shown in Figure 17.

This technique is verified by duplicating the measurements with high closed loop gain and/or making the measurements at high frequencies. Doing so produces distortion components that are within the measurement equipment's capabilities. This datasheet's THD+N and IMD values were generated using the above described circuit connected to an Audio Precision System Two Cascade.

Submit Documentation Feedback





Actual Distortion = AP Value/100

Figure 17. THD+N and IMD Distortion Test Circuit

# **Revision History**

| Rev | Date     | Description                                  |
|-----|----------|----------------------------------------------|
| 1.0 | 11/16/07 | Initial release.                             |
| 1.1 | 12/12/06 | Added the Typical Performance curves.        |
| 1.2 | 01/15/07 | Added more curves and input some text edits. |
| 1.3 | 03/09/07 | Fixed graphics 20210489 and 90.              |





www.ti.com 9-Feb-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish |                    | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                |              | (4)               |         |
| LME49710HA/NOPB  | ACTIVE | TO-99        | LMC     | 8    | 20          | Green (RoHS<br>& no Sb/Br) | POST-PLATE       | Level-1-NA-UNLIM   | -40 to 85    |                   | Samples |
| LME49710MA/NOPB  | ACTIVE | SOIC         | D       | 8    | 95          | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | L49710<br>MA      | Samples |
| LME49710MAX/NOPB | ACTIVE | SOIC         | D       | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | L49710<br>MA      | Samples |
| LME49710NA/NOPB  | ACTIVE | PDIP         | Р       | 8    | 40          | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-NA-UNLIM   |              | LME<br>49710NA    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





9-Feb-2013

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Nov-2012

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LME49710MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Nov-2012



#### \*All dimensions are nominal

| Device           | Package Type Package Drawing |   | e Drawing Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|------------------------------|---|--------------------|------|-------------|------------|-------------|--|
| LME49710MAX/NOPB | SOIC                         | D | 8                  | 2500 | 349.0       | 337.0      | 45.0        |  |

# LMC (O-MBCY-W8)

#### METAL CYLINDRICAL PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Leads in true position within 0.010 (0,25) R @ MMC at seating plane.
- D. Pin numbers shown for reference only. Numbers may not be marked on package.
- E. Falls within JEDEC MO-002/TO-99.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>